BibTex format
@inproceedings{Reay:1994,
author = {Reay, DS and Green, TC and Williams, BW},
title = {Field programmable gate array implementation of a neural network accelerator},
year = {1994}
}
In this section
@inproceedings{Reay:1994,
author = {Reay, DS and Green, TC and Williams, BW},
title = {Field programmable gate array implementation of a neural network accelerator},
year = {1994}
}
TY - CPAPER
AB - The use of a neural network to learn the nonlinear current profiles required to minimise torque ripple in a switched reluctance motor (SRM), at low to medium speeds, has been demonstrated using a digital signal processor (DSP). However, the DSP (Texas Instruments TMS320C25) implementation of a neural network in this application is a limiting factor on motor speed (if maximum current profile integrity is to be maintained). Fortunately, the neural network architecture used (cerebellar model articulation controller (CMAC)) is amenable to hardware implementation a point noted by Albus in one of his original papers and evidenced by at least one previous field programmable gate array (FPGA) implementation. Guided by the requirements of the switched reluctance motor application, a prototype accelerator based on a Xilinx XC4000 FPGA implementation of the neural network has been constructed that operates an order of magnitude faster than the DSP implementation.
AU - Reay,DS
AU - Green,TC
AU - Williams,BW
PY - 1994///
SN - 0963-3308
TI - Field programmable gate array implementation of a neural network accelerator
ER -